积分 231 最后登录 2024-4-24 精华 0 阅读权限 30 主题 47 UID 1288178 帖子 502 PB币 95 威望 5 贡献 0 技术 11 活跃 791
UID 1288178 帖子 502 PB币 95 贡献 0 技术 11 活跃 791
提示红色的地方语法错误,20、21、22、23、25、165行,前4个每个有3个错误
/*
* Intel ACPI Component Architecture
* AML Disassembler version 20140210-00 [Feb 10 2014]
* Copyright (c) 2000 - 2014 Intel Corporation
*
* Original Table Header:
* Signature "SSDT"
* Length 0x0000036A (874)
* Revision 0x01
* Checksum 0x00
* OEM ID "APPLE "
* OEM Table ID "CpuPm"
* OEM Revision 0x00018400 (99328)
* Compiler ID "INTL"
* Compiler Version 0x20140210 (538182160)
*/
DefinitionBlock ("ssdt.aml", "SSDT", 1, "APPLE ", "CpuPm", 0x00018400)
{
External (\_PR_.-e CPU0, DeviceObj)
External (\_PR_.-e CPU1, DeviceObj)
External (\_PR_.-e CPU2, DeviceObj)
External (\_PR_.-e CPU3, DeviceObj)
Scope (\_PR_.-e CPU0)
{
Method (_INI, 0, NotSerialized)
{
Store ("ssdtPRGen version....: 18.4 / Mac OS X 10.11.4 (15E65)", Debug)
Store ("custom mode..........: 0", Debug)
Store ("host processor.......: Intel(R) Core(TM) i5-3450 CPU @ 3.10GHz", Debug)
Store ("target processor.....: i5-3450", Debug)
Store ("number of processors.: 1", Debug)
Store ("baseFrequency........: 1600", Debug)
Store ("frequency............: 3100", Debug)
Store ("busFrequency.........: 100", Debug)
Store ("logicalCPUs..........: 4", Debug)
Store ("maximum TDP..........: 77", Debug)
Store ("packageLength........: 20", Debug)
Store ("turboStates..........: 4", Debug)
Store ("maxTurboFrequency....: 3500", Debug)
Store ("IvyWorkArounds.......: 3", Debug)
Store ("machdep.xcpm.mode....: 0", Debug)
}
Name (APLF, 0x08)
Name (APSN, 0x05)
Name (APSS, Package (0x1D)
{
/* Workaround for the Ivy Bridge PM 'bug' */
Package (0x06) { 0x0DAD, 0x012CC8, 0x0A, 0x0A, 0x2400, 0x2400 },
/* High Frequency Modes (turbo) */
Package (0x06) { 0x0DAC, 0x012CC8, 0x0A, 0x0A, 0x2300, 0x2300 },
Package (0x06) { 0x0D48, 0x012CC8, 0x0A, 0x0A, 0x2200, 0x2200 },
Package (0x06) { 0x0CE4, 0x012CC8, 0x0A, 0x0A, 0x2100, 0x2100 },
Package (0x06) { 0x0C80, 0x012CC8, 0x0A, 0x0A, 0x2000, 0x2000 },
/* High Frequency Modes (non-turbo) */
Package (0x06) { 0x0C1C, 0x012CC8, 0x0A, 0x0A, 0x1F00, 0x1F00 },
Package (0x06) { 0x0BB8, 0x011FC7, 0x0A, 0x0A, 0x1E00, 0x1E00 },
Package (0x06) { 0x0B54, 0x011304, 0x0A, 0x0A, 0x1D00, 0x1D00 },
Package (0x06) { 0x0AF0, 0x01067D, 0x0A, 0x0A, 0x1C00, 0x1C00 },
Package (0x06) { 0x0A8C, 0x00FA32, 0x0A, 0x0A, 0x1B00, 0x1B00 },
Package (0x06) { 0x0A28, 0x00EE23, 0x0A, 0x0A, 0x1A00, 0x1A00 },
Package (0x06) { 0x09C4, 0x00E24E, 0x0A, 0x0A, 0x1900, 0x1900 },
Package (0x06) { 0x0960, 0x00D6B5, 0x0A, 0x0A, 0x1800, 0x1800 },
Package (0x06) { 0x08FC, 0x00CB55, 0x0A, 0x0A, 0x1700, 0x1700 },
Package (0x06) { 0x0898, 0x00C02F, 0x0A, 0x0A, 0x1600, 0x1600 },
Package (0x06) { 0x0834, 0x00B542, 0x0A, 0x0A, 0x1500, 0x1500 },
Package (0x06) { 0x07D0, 0x00AA8D, 0x0A, 0x0A, 0x1400, 0x1400 },
Package (0x06) { 0x076C, 0x00A011, 0x0A, 0x0A, 0x1300, 0x1300 },
Package (0x06) { 0x0708, 0x0095CC, 0x0A, 0x0A, 0x1200, 0x1200 },
Package (0x06) { 0x06A4, 0x008BBF, 0x0A, 0x0A, 0x1100, 0x1100 },
/* Low Frequency Mode */
Package (0x06) { 0x0640, 0x0081E8, 0x0A, 0x0A, 0x1000, 0x1000 },
Package (0x06) { 0x05DC, Zero, 0x0A, 0x0A, 0x0F00, 0x0F00 },
Package (0x06) { 0x0578, Zero, 0x0A, 0x0A, 0x0E00, 0x0E00 },
Package (0x06) { 0x0514, Zero, 0x0A, 0x0A, 0x0D00, 0x0D00 },
Package (0x06) { 0x04B0, Zero, 0x0A, 0x0A, 0x0C00, 0x0C00 },
Package (0x06) { 0x044C, Zero, 0x0A, 0x0A, 0x0B00, 0x0B00 },
Package (0x06) { 0x03E8, Zero, 0x0A, 0x0A, 0x0A00, 0x0A00 },
Package (0x06) { 0x0384, Zero, 0x0A, 0x0A, 0x0900, 0x0900 },
Package (0x06) { 0x0320, Zero, 0x0A, 0x0A, 0x0800, 0x0800 }
})
Method (ACST, 0, NotSerialized)
{
Store ("Method _PR_.-e CPU0.ACST Called", Debug)
Store ("-e CPU0 C-States : 13", Debug)
/* Low Power Modes for -e CPU0 */
Return (Package (0x05)
{
One,
0x03,
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000000, // Address
0x01, // Access Size
)
},
One,
Zero,
0x03E8
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000010, // Address
0x03, // Access Size
)
},
0x03,
0xCD,
0x01F4
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000020, // Address
0x03, // Access Size
)
},
0x06,
0xF5,
0x015E
}
})
}
Method (_DSM, 4, NotSerialized)
{
Store ("Method _PR_.-e CPU0._DSM Called", Debug)
If (LEqual (Arg2, Zero))
{
Return (Buffer (One)
{
0x03
})
}
Return (Package (0x02)
{
"plugin-type",
One
})
}
}
Scope (\_PR_.-e CPU1)
{
Method (APSS, 0, NotSerialized)
{
Store ("Method _PR_.-e CPU1.APSS Called", Debug)
Return (\_PR_.-e CPU0.APSS)
}
Method (ACST, 0, NotSerialized)
{
Store ("Method _PR_.-e CPU1.ACST Called", Debug)
Store ("-e CPU1 C-States : 7", Debug)
/* Low Power Modes for -e CPU1 */
Return (Package (0x05)
{
One,
0x03,
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000000, // Address
0x01, // Access Size
)
},
One,
0x03E8,
0x03E8
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000010, // Address
0x03, // Access Size
)
},
0x02,
0x94,
0x01F4
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000020, // Address
0x03, // Access Size
)
},
0x03,
0xA9,
0x15E
}
})
}
}
Scope (\_PR_.-e CPU2)
{
Method (APSS, 0, NotSerialized)
{
Store ("Method _PR_.-e CPU2.APSS Called", Debug)
Return (\_PR_.-e CPU0.APSS)
}
Method (ACST, 0, NotSerialized) { Return (\_PR_.-e CPU1.ACST ()) }
}
Scope (\_PR_.-e CPU3)
{
Method (APSS, 0, NotSerialized)
{
Store ("Method _PR_.-e CPU3.APSS Called", Debug)
Return (\_PR_.-e CPU0.APSS)
}
Method (ACST, 0, NotSerialized) { Return (\_PR_.-e CPU1.ACST ()) }
}
}
展开阅读全文​
附件:
你需要登录 才可以下载或查看附件。没有帐号?注册