- 积分
- 2176
- 最后登录
- 2024-1-14
- 精华
- 0
- 阅读权限
- 50
- 主题
- 55
- UID
- 852420
- 帖子
- 4044
- PB币
- 1577
- 威望
- 93
- 贡献
- 0
- 技术
- 15
- 活跃
- 443
- UID
- 852420
- 帖子
- 4044
- PB币
- 1577
- 贡献
- 0
- 技术
- 15
- 活跃
- 443
|
p.H 发表于 2012-6-6 15:22
嗯。我知道,他那个SSDT是专门改动过的。
可以在那个基础之上,添加你自己的信心,也就是标题所说的自定 ...
什么代码?我ssdt所有的原始代码?我找个楼都贴出来?喔,你是说在用的这个贴出来吧,那我就:
/*
* Intel ACPI Component Architecture
* AML Disassembler version 20091214
*
* Disassembly of ./dsdt.aml, Wed Jun 6 15:31:26 2012
*
*
* Original Table Header:
* Signature "SSDT"
* Length 0x000003B1 (945)
* Revision 0x01
* Checksum 0x54
* OEM ID "APPLE "
* OEM Table ID "CpuPm"
* OEM Revision 0x00001000 (4096)
* Compiler ID "INTL"
* Compiler Version 0x20110623 (537986595)
*/
DefinitionBlock ("./dsdt.aml", "SSDT", 1, "APPLE ", "CpuPm", 0x00001000)
{
External (\_PR_.CPU7, DeviceObj)
External (\_PR_.CPU6, DeviceObj)
External (\_PR_.CPU5, DeviceObj)
External (\_PR_.CPU4, DeviceObj)
External (\_PR_.CPU3, DeviceObj)
External (\_PR_.CPU2, DeviceObj)
External (\_PR_.CPU1, DeviceObj)
External (\_PR_.CPU0, DeviceObj)
Scope (\_PR.CPU0)
{
Name (VERS, "Core i7 3.9 GHz Maximum Clock SSDT based on Greggen\'s at tonymacx86.com 2012-05-16")
Name (APSN, 0x04)
Name (APSS, Package (0x18)
{
Package (0x06)
{
0x0F3C,
Zero,
0x0A,
0x0A,
0x2700,
0x2700
},
Package (0x06)
{
0x0ED8,
Zero,
0x0A,
0x0A,
0x2600,
0x2600
},
Package (0x06)
{
0x0E74,
Zero,
0x0A,
0x0A,
0x2500,
0x2500
},
Package (0x06)
{
0x0E10,
Zero,
0x0A,
0x0A,
0x2400,
0x2400
},
Package (0x06)
{
0x0DAC,
Zero,
0x0A,
0x0A,
0x2300,
0x2300
},
Package (0x06)
{
0x0D48,
Zero,
0x0A,
0x0A,
0x2200,
0x2200
},
Package (0x06)
{
0x0CE4,
Zero,
0x0A,
0x0A,
0x2100,
0x2100
},
Package (0x06)
{
0x0C80,
Zero,
0x0A,
0x0A,
0x2000,
0x2000
},
Package (0x06)
{
0x0C1C,
Zero,
0x0A,
0x0A,
0x1F00,
0x1F00
},
Package (0x06)
{
0x0BB8,
Zero,
0x0A,
0x0A,
0x1E00,
0x1E00
},
Package (0x06)
{
0x0B54,
Zero,
0x0A,
0x0A,
0x1D00,
0x1D00
},
Package (0x06)
{
0x0AF0,
Zero,
0x0A,
0x0A,
0x1C00,
0x1C00
},
Package (0x06)
{
0x0A8C,
Zero,
0x0A,
0x0A,
0x1B00,
0x1B00
},
Package (0x06)
{
0x0A28,
Zero,
0x0A,
0x0A,
0x1A00,
0x1A00
},
Package (0x06)
{
0x09C4,
Zero,
0x0A,
0x0A,
0x1900,
0x1900
},
Package (0x06)
{
0x0960,
Zero,
0x0A,
0x0A,
0x1800,
0x1800
},
Package (0x06)
{
0x08FC,
Zero,
0x0A,
0x0A,
0x1700,
0x1700
},
Package (0x06)
{
0x0898,
Zero,
0x0A,
0x0A,
0x1600,
0x1600
},
Package (0x06)
{
0x0834,
Zero,
0x0A,
0x0A,
0x1500,
0x1500
},
Package (0x06)
{
0x07D0,
Zero,
0x0A,
0x0A,
0x1400,
0x1400
},
Package (0x06)
{
0x076C,
Zero,
0x0A,
0x0A,
0x1300,
0x1300
},
Package (0x06)
{
0x0708,
Zero,
0x0A,
0x0A,
0x1200,
0x1200
},
Package (0x06)
{
0x06A4,
Zero,
0x0A,
0x0A,
0x1100,
0x1100
},
Package (0x06)
{
0x0640,
Zero,
0x0A,
0x0A,
0x1000,
0x1000
}
})
Method (ACST, 0, NotSerialized)
{
Return (Package (0x06)
{
One,
0x04,
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000000, // Address
0x01, // Access Size
)
},
One,
0x03,
0x03E8
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000010, // Address
0x03, // Access Size
)
},
0x03,
0xCD,
0x01F4
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000020, // Address
0x03, // Access Size
)
},
0x06,
0xF5,
0x015E
},
Package (0x04)
{
ResourceTemplate ()
{
Register (FFixedHW,
0x01, // Bit Width
0x02, // Bit Offset
0x0000000000000030, // Address
0x03, // Access Size
)
},
0x07,
0xF5,
0xC8
}
})
}
}
Scope (\_PR.CPU1)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
Scope (\_PR.CPU2)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
Scope (\_PR.CPU3)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
Scope (\_PR.CPU4)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
Scope (\_PR.CPU5)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
Scope (\_PR.CPU6)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
Scope (\_PR.CPU7)
{
Method (APSS, 0, NotSerialized)
{
Return (\_PR.CPU0.APSS)
}
}
}
|
|